Quadrature Linear Digital Modulator Implementation in VHDL
The result's identifiers
Result code in IS VaVaI
<a href="https://www.isvavai.cz/riv?ss=detail&h=RIV%2F68407700%3A21230%2F10%3A00170715" target="_blank" >RIV/68407700:21230/10:00170715 - isvavai.cz</a>
Result on the web
—
DOI - Digital Object Identifier
—
Alternative languages
Result language
angličtina
Original language name
Quadrature Linear Digital Modulator Implementation in VHDL
Original language description
In this article we describe our effort to create, model, implement and simulate a quadrature linear digital modulator. It is to be used as a part of advanced radio transmission system. We describe the process of modeling the modulator in Matlab in both floating and fixed point arithmetic for later implementation in VHDL language for FPGA. We also describe the techniques we have used to implement the modulator in digital domain using efficient parallel structure with elimination of multiplication operation. The complete system is then being simulated in ModelSim, compared with the model and results are presented and evaluated.
Czech name
—
Czech description
—
Classification
Type
D - Article in proceedings
CEP classification
JA - Electronics and optoelectronics
OECD FORD branch
—
Result continuities
Project
Result was created during the realization of more than one project. More information in the Projects tab.
Continuities
Z - Vyzkumny zamer (s odkazem do CEZ)<br>S - Specificky vyzkum na vysokych skolach
Others
Publication year
2010
Confidentiality
S - Úplné a pravdivé údaje o projektu nepodléhají ochraně podle zvláštních právních předpisů
Data specific for result type
Article name in the collection
Applied Electronic 2010
ISBN
978-80-7043-865-7
ISSN
1803-7232
e-ISSN
—
Number of pages
6
Pages from-to
—
Publisher name
University of West Bohemia
Place of publication
Pilsen
Event location
Plzeň
Event date
Sep 8, 2010
Type of event by nationality
EUR - Evropská akce
UT code for WoS article
—